CDCUA877 Phase-Lock Loop Clock Driver

Texas Instruments CDCUA877 Phase-Lock Loop Clock Driver is a high-performance, low-jitter, low-skew, zero-delay buffer. It distributes a differential clock input pair (CK, /CK) to 10 differential pairs of clock outputs (Yn, /Yn) and one differential pair of feedback clock outputs (FBOUT, /FBOUT). The clock outputs are controlled by the input clocks (CK, /CK), the feedback clocks (FBIN, /FBIN), the LVCMOS control pins (OE, OS), and the analog power input (AVDD). When OE is low, the clock outputs, except FBOUT, /FBOUT, are disabled while the internal PLL maintains its locked-in frequency. OS (output select) is a program pin that must be tied to GND or VDD. When OS is high, OE functions as previously described. When OS and OE are both low, OE does not affect Y7, /Y7, as these are free-running. When AVDD is grounded, the PLL is turned off and bypassed for test purposes.

Resultados: 2
Seleccionar Imagen Número de referencia Fabr. Descripción Hoja de datos Disponibilidad Precio (EUR) Filtre los resultados de la tabla por precio unitario basándose en su cantidad. Cant. RoHS Modelo ECAD Tipo de salida Frecuencia máx. de salida Tipo de entrada Empaquetado / Estuche Tensión del suministro - Mín Tensión del suministro - Máx Serie Temperatura operativa mínima Temperatura operativa máxima Empaquetado
Texas Instruments Distribución y amplificadores de reloj 1.8-V/1.9-V phase-lo ck loop clock drive A 595-CDCUA877NMKT 728En existencias
Mín.: 1
Múlt.: 1
Bobina: 1.000

CDCUA877 Reel, Cut Tape, MouseReel
Texas Instruments Distribución y amplificadores de reloj 1.8-V/1.9-V phase-lo ck loop clock drive A 595-CDCUA877NMKR 250En existencias
Mín.: 1
Múlt.: 1
Bobina: 250

LVCMOS 410 MHz LVCMOS NFBGA-52 1.7 V 1.9 V CDCUA877 - 40 C + 85 C Reel, Cut Tape, MouseReel